#### Politechnika Łódzka, Katedra Mikroelektroniki i Technik Informatycznych

```
REPORT
```

#### on Power Devices and Systems laboratory exercise

Exercise 7: Design and Prototyping of a Switched-Mode Power Converter (Manual 7A ver. 1.8.4, 7C ver. 1.6.1)

| Team No.: | Team Members (Given Name, Family Name, Student Book No.): |
|-----------|-----------------------------------------------------------|
|           | 1.                                                        |
|           | 2.                                                        |
|           | 3.                                                        |
|           |                                                           |

Design Option Chosen (mark off): Basic - Full

Design Parameters:

| f <sub>s</sub> =         | D <sub>min</sub> = | $D_{\max}$ =     |
|--------------------------|--------------------|------------------|
| / <sub>R3(av)max</sub> = | $t_{r(max)}$ =     | T <sub>1</sub> : |

Remarks:

- 1. The form must be filled in by hand.
- 2. Strike-offs and corrections are allowed provided unambiguity is preserved.
- 3. Include all the formulae used and calculations carried out.
- 4. Final numerical results should be given with units, as numbers from the 0,1...1000 range using unit prefixes.
- 5. Pages that do not apply to the chosen option should be omitted.
- 6. All the attachments should be numbered in a sequence and referred to using this numbering.
- 7. If there is to little space in the form, a separate sheet may be enclosed as an appropriately numbered attachment.
- \* Tasks applicable only to the full option. \*\* Tasks applicable only to the basic option.

Teacher's Annotations

Board Design

Electronic Design

Testing and Measurements

# TASK 1

#### COMPONENT PLACEMENT AND CONNECTION PLANNING ON THE PCB

Enclose a printout of the Ptytka sheet. Attachment no. >

Enclose a printout of the Weryfikacja sheet. Attachment no. >

Remarks regarding board design; original solutions that you want to emphasize  $\nabla$  *In the case of modification of the* Wezły schematu *sheet, enclose its printout.* 

# TASK 2

#### CIRCUIT CHARACTERISTIC VALUES, UPPER ESTIMATE

Transformer secondary winding rms voltage  $\triangleright$   $U_{sec(rms)}$  =

Transformer secondary winding voltage amplitude  $\triangleright$   $U_{sec(m)}$  =

DC chopper input voltage amplitude [upper estimate]  $\triangleright$   $U_{i(m)} \leq$ 

Halogen lamp nominal power  $\triangleright$   $P_{Lh(nom)}$  =

Halogen lamp nominal (rms) voltage ⊳ U<sub>Lh(nom)</sub> =

Lamp power as function of its resistance (formula)  $\triangleright$   $P_{Lh}$  =

Halogen lamp resistance  $\triangleright$   $R_{Lh}$  =

Load current amplitude [upper estimate]  $\triangleright$   $l_{o(m)} \leq$ 

# TASK 3\*

## SHORT-CIRCUIT PROTECTION

Maximum rms load current  $\triangleright$   $I_{o(rms)max} = I_{o(rms)}|_{D=1} =$ 

Rms load current at maximum [required] duty cycle ⊳ /<sub>o(rms)</sub>|<sub>Dmax</sub> =

Optimal fuse link current-time characteristic ⊳

Justification ⊳

Fuse link designation ⊳

Maximum [spread-related] voltage drop across the fuse  $\triangleright$   $u_{F1(max)}$  =

## TASK 4\*

## **RECTIFIER FILTER**

Parameters of the VSIN source modelling the secondary winding as entered

⊳

```
Fuse link resistance \triangleright R_{F1} =
```

```
On-state resistance
of the T<sub>1</sub> transistor \triangleright R_{DS(on)} = at a temperature of T_j =
```

Drain-source leakage current  $\triangleright$   $I_{DSS}$  = at a voltage of  $U_{DS}$  =

Off-state resistance of the T<sub>1</sub> transistor  $\triangleright$  R<sub>DS(off)</sub> =

SBREAK switch parameters as entered ⊳

Switching period of the switch  $\triangleright$   $T_s = T_p =$ 

Switch driving pulse length  $\triangleright$   $t_p$  =

Parameters of the driving VPULSE source as entered ⊳

Enclose printout of the schematic entered. Attachment no. >

Optimum capacitance of the  $C_1$  capacitor  $\triangleright$   $C_1$  =

Maximum [within one  $T_i$  period] average value of the rectified voltage  $u_d \triangleright u_{d(av)m} =$ 

Maximum [within one  $T_i$  period] peak-to-peak ripple of the  $u_d$  voltage  $\triangleright \Delta u_{d(pp)m} =$ 

Relative ripple value  $\triangleright \Delta u_{d(pp)m}/u_{d(av)m}$  [%] =

Enclose printout(s) of waveforms used to determine  $u_d$  parameters and validate  $C_1$  selection. Attachment no(s).  $\triangleright$ 

# TASK 5\*

#### CONTROLLER SUPPLY VOLTAGE

Minimum [required] high level of the  $u_g$  voltage based on T<sub>1</sub> transistor's threshold voltage  $\triangleright U_{GG(on)} > U_{GS(th)} =$ 

Minimum [required] high level of the  $u_g$  voltage based on T<sub>1</sub> transistor's output characteristic  $\triangleright U_{GG(on)} \ge$ 

Maximum [considering current and temperature] output voltage of the T<sub>1</sub> transistor  $\triangleright U_{DS}|(I_D=I_{o(m)};U_{GS}=U_{GG(on)}) =$ 

Definitively determined minimum [required] high level of the gate drive voltage  $u_{\rm q} \succ U_{\rm GG(on)min}$  =

Minimum [required] supply voltage of the U<sub>1</sub> IC  $\triangleright$  U<sub>CC(min)</sub> =

Supply voltage range [recommended] of the U<sub>1</sub> IC  $\triangleright$   $\leq U_{CC(rec),U1} \leq$ 

Conclusion regarding supply conditions of the U $_1$  IC and possible design modifications abla

TASK 6\*

#### CONTROLLER POWER SUPPLY FILTER

Maximum [spread-related] supply current of the U<sub>1</sub> IC  $\triangleright$   $I_{CC(max),U1}$  =

Maximum [required] (average) current drawn the generator's auxiliary circuit  $\triangleright$   $I_{R3(av)max}$  =

Total charge delivered to the T<sub>1</sub> transistor's gate  $\triangleright Q_{G(tot)} | (U_{GS} = U_{GG(on)min}) =$ 

Average current delivered to the  $T_1$  transistor's gate  $\triangleright$   $I_{G(on)av}$  =

Enclose printout of the schematic entered. Attachment no. >

Optimum capacitance of the  $\mathrm{C}_3$  capacitor  $\vartriangleright$   $\mathcal{C}_3$  =

Minimum [control-related] (average) value of the  $u_{CC}$  voltage  $\triangleright$   $U_{CC(min)} = u_{CC(av)}|_{D=1} =$ 

Peak-to-peak ripple of the  $u_{CC}$  voltage  $\triangleright \Delta u_{CC(pp)}$  =

Relative peak-to-peak ripple  $\triangleright \Delta u_{CC(pp)}/u_{CC(av)}$  [%] =

Comparison to the required value of  $U_{\text{CC(min)}}$ , possible design modification  $\nabla$ 

```
Minimum [control-related] high level
of the generator's output voltage u_q \triangleright U_{GG(on)min} = U_{GG(on)}|_{D=1} =
```

```
Maximum [control-related] (average) value of the u_{CC} voltage \triangleright U_{CC(max)} = u_{CC(av)}|_{D=0} =
```

Comparison and conclusion regarding supply conditions of the U\_1 IC  $\vartriangleright$ 

Maximum [control-related] high level of the generator's output voltage  $u_q \triangleright U_{GG(on)max} = U_{GG(on)}|_{D=0} =$ 

Maximum [absolute rated] gate-source voltage of the T<sub>1</sub> transistor  $\triangleright$   $U_{GS(max,rat)}$  =

Comparison and conclusion regarding operating conditions of the  $T_1$  transistor  $\triangleright$ 

Possible design modifications and results obtained thereafter abla

Enclose printout(s) of waveforms used to determine parameters of the  $u_{CC}$  waveform for all the cases. Attachment no(s).  $\triangleright$ 

## TASK 7\*\*

## CONTROLLER SUPPLY VOLTAGE: MAXIMUM ESTIMATION

Maximum [control-related] amplitude of the rectified voltage  $u_{\rm d}$ 

 $\triangleright U_{d(m)max} = U_{d(m)}|_{i_0=0} =$ 

Maximum [control-related] controller supply voltage

 $\triangleright$   $U_{CC(max)} = U_{CC}|_{i_0=0} =$ 

Maximum [control-related] high level of the generator's output voltage  $u_g \triangleright U_{GG(on)max} = U_{GG(on)}|_{io=0} =$ 

## TASK 8\*\*

### RECTIFIED VOLTAGE: MINIMUM AMPLITUDE ESTIMATION

Transformer secondary winding resistance  $\triangleright$   $R_{sec}$  =

Voltage drop across a single diode of the B<sub>1</sub> bridge  $\triangleright$   $U_{F,B1}(I_{o(m)}) =$ 

Minimum [control-related] amplitude of the rectified voltage  $u_{\rm d}$ 

 $\triangleright$   $U_{d(m)min} =$ 

## TASK 9\*\*

#### CONTROLLER SUPPLY VOLTAGE: MINIMUM ESTIMATION

Maximum [required] average current drawn by the auxiliary circuit of the U<sub>1</sub> IC  $\triangleright$   $I_{R3(av)max}$  =

Maximum [spread-related] supply current of the U<sub>1</sub> IC  $\triangleright$   $I_{CC(max),U1}$  =

Total gate charge delivered to the gate of the T<sub>1</sub> transistor  $\triangleright Q_{G(tot)} | (U_{GS} = U_{CC(max)}) =$ 

Switching frequency [required] of the T<sub>1</sub> transistor  $\triangleright$  f<sub>s</sub> =

Rectified voltage frequency  $u_{d} \triangleright f_{d} =$ 

Charge drawn from the  $\rm C_3$  capacitor within one  ${\it T}_{\rm d}$  period

 $\triangleright \Delta Q_{C3} =$ 

Voltage change across the C\_3 capacitor within one  $~T_{\rm d}$  period  $\succ~\Delta u_{\rm CC}$  =

Duration of the  $\rm D_1$  diode current flow within one  ${\it T}_{\rm d}$  period

 $\triangleright \Delta t_{cond,D1} =$ 

Maximum D<sub>1</sub> diode current  $\triangleright$   $I_{D1(m)}$  =

Voltage drop across the D<sub>1</sub> diode at current maximum  $\triangleright$   $U_{F,D1}(I_{D1(m)}) =$ 

Minimum [control-related] controller supply voltage

 $\triangleright$   $U_{CC(min)} =$ 

Minimum [control-related] high level of the generator's output voltage  $u_{\rm g} \triangleright U_{\rm GG(on)min}$  =

## TASK 10

#### PULSE WAVE GENERATOR: CALCULATIONS

Maximum [control-related] average current drawn by the generator's auxiliary circuit as function of circuit component values (formula)  $\triangleright$   $I_{R3(av)max}$  =

Maximum [required] average current drawn by the generator's auxiliary circuit  $\triangleright$   $I_{R3(av)max}$  =

Minimum [required] resistance of the R<sub>3</sub> resistor  $\triangleright$  R<sub>3(min)</sub> =

Equation system to calculate  $R_4$  and  $R_5$  abla

Total  $R_4$  potentiometer resistance (precise final result)  $\triangleright$   $R_4$  =

Resistance of the  $R_5$  resistor (precise final result)  $\triangleright$   $R_5$  =

Values as aligned to preferred number series  $\triangleright [R_L] =$ 

 $\triangleright [R_3] =$  $\triangleright [R_5] =$ 

Capacitance of the C<sub>4</sub> capacitor  $\triangleright$  C<sub>4</sub> =

Value as aligned to the preferred number series  $\triangleright$  [ $C_4$ ] =

### TASK 11

#### PULSE WAVE GENERATOR VERIFICATION

Enclose printout of the completed schematic. Attachment no. >

Circuit operating parameters ( $D - u_g$  waveform duty cycle;  $f_p - u_g$  waveform frequency;  $l_{R3(av)}$  - average current drawn by the generator's auxiliary circuit)  $\nabla$ Enclose printouts of waveforms used to determine the values given below.

| k   | D | ΔD | f <sub>p</sub> | $\Delta f_{\rm p}/f_{\rm p}$ | / <sub>R3(av)</sub> | Attachment<br>No(s). |
|-----|---|----|----------------|------------------------------|---------------------|----------------------|
| 0   |   |    |                |                              |                     |                      |
| 0,5 |   |    |                |                              |                     |                      |
| 1   |   |    |                |                              |                     |                      |

Analysis in regard of meeting the design requirements, possible introduced modifications abla

## TASK 12

#### TRANSISTOR'S GATE CIRCUIT

Maximum [required] rise time for the T<sub>1</sub> transistor  $\triangleright$   $t_{r(max)}$  =

Gate-drain charge  $\triangleright$   $Q_{GD}$  =

Plateau voltage of the gate charge characteristic  $\vartriangleright~U_{\rm GS(pl)}$  =

Maximum [required] gate resistor value

⊳ R<sub>6(max)</sub> =

Value as adjusted to the preferred number series  $\triangleright$  [ $R_6$ ] =

Gate current during the rise time period  $\triangleright l_G(t_r) =$ 

Gate current during the fall time period  $\triangleright$   $I_{\rm G}(t_{\rm f})$  =

Current capability of the OUT pin of the  $\rm U_{1}~\rm IC$ 

▷ sourced current l<sub>OUT(source)max</sub> = sunk current l<sub>OUT(sink)max</sub> =

Comparison and conclusion regarding the possibility of achieving the switching times abla

Possible design modification and result re-calculation abla

Definitive rise time  $\triangleright t_r =$ 

Definitive fall time  $\triangleright$   $t_{\rm f}$  =

# TASK 13

### TRANSISTOR VOLTAGE RATING

Maximum [in time, within one  $T_i$  period] off-state voltage across transistor  $\triangleright U_{DS(off)} =$ 

Maximum [absolute rated] drain-source voltage of the T<sub>1</sub> transistor  $\triangleright$  U<sub>DSS(rat)</sub> =

Safe operation condition  $\triangleright$   $U_{\text{DSS(rat)}} \ge$ 

Conclusion on assertion of safe operation ⊳

# TASK 14

## TRANSISTOR POWER LOSS

Maximum [expected] duty cycle  $\triangleright$   $D_{max}$  =

On-state drain-source resistance of the  $T_1$  transistor

 $\triangleright R_{DS(on)}(T_{j(max)}) =$ 

Maximum [control-related] amplitude [maximum in time within one  $T_i$  period] of the average [over the  $T_s$  period] static power loss

⊳ P<sub>D(stat)m,max</sub> =

Maximum [control-related] amplitude [maximum in time within one  $T_i$  period] of the average [over the  $T_s$  period] dynamic power loss

 $\triangleright P_{D(dyn)m,max} =$ 

Maximum [control-related] amplitude [maximum in time within one  $T_i$  period] of the total average [over the  $T_s$  period] power loss

⊳ P<sub>D(m,max)wrk</sub> =

## TASK 15

### TRANSISTOR THERMAL SAFETY

Maximum [assumed] ambient temperature  $\triangleright$   $T_{a(max)}$  =

Maximum [absolute rated] junction temperature for the T<sub>1</sub> transistor  $\triangleright$  T<sub>i(max)</sub> =

Junction-ambient thermal resistance of the T<sub>1</sub> transistor without an external heat sink  $\triangleright$   $R_{\theta(i-a)}$  =

Maximum [absolute rated] average power loss in the  $\mathrm{T}_{\mathrm{1}}$  transistor without an external heat sink

 $\triangleright P_{D(av,max)adm} =$ 

Safe operation condition (formula) ⊳

Conclusion regarding asserting safe operation  $\triangleright$ 

## TASK 16\*\*

## CONTROL CIRCUIT OPERATING CONDITIONS

| Range | [estimated] | of | controller | supply | voltage | ⊳ | <u> </u> | U <sub>CC</sub> ≤ |
|-------|-------------|----|------------|--------|---------|---|----------|-------------------|
|       |             |    |            |        |         |   |          |                   |

Range [recommended] of the supply voltage of the U<sub>1</sub> IC  $\triangleright$   $\leq U_{CC(rec),U1} \leq$ 

Comparison and conclusion regarding supply conditions of the U\_1 IC  $\triangleright$ 

Range [estimated] of the high level of the T<sub>1</sub> transistor gate drive voltage  $u_q \triangleright \leq U_{GG(on)} \leq$ 

Range [spread-related] of the threshold voltage of the  $T_1$  transistor  $\triangleright$ 

Comparison and conclusion regarding proper turn-on  $\triangleright$ 

Analysis of the operating point of the T<sub>1</sub> transistor for  $U_{GS} = U_{GG(on)}$ ,  $I_D = I_{o(m)}$ in respect of mode of operation and output voltage  $U_{DS(on)} \nabla$ 

Maximum [absolute rated] gate-source voltage of the T<sub>1</sub> transistor  $\triangleright$  U<sub>GS(max)rat</sub> =

Comparison and conclusion regarding gate safe operation ⊳

Acad. Year:

 $\leq U_{GS(th)} \leq$